#### Unit-2

## **Basic Computer Organization and Design**



#### **Outline**

- Instruction Codes
- Computer Registers
- Computer Instructions
- Timing and Control
- Instruction Cycle
- Memory-Reference Instructions
- Input-output and Interrupt
- Complete Computer Description
- Design of Accumulator Unit
- Questions Asked in GTU Exam

## **Instruction Codes**

Section - 1

#### **Instruction Codes**

#### Program

A program is a set of instructions that specify the operations, operands and the sequence by which processing has to occur.

#### Computer Instruction

- → A computer instruction is a binary code that specifies a sequence of micro-operations for the computer.
- → The computer reads each instruction from memory and places it in a control register.
- → The control then interprets the binary code of the instruction and proceeds to execute it by issuing a sequence of micro-operations.

#### Instruction Code

→ An instruction code is a group of bits that instruct the computer to perform a specific operation.

→ Example **Unique Binary ADD 1547** code is assigned Operation Code (Opcode) to every Opcode

- - → The operation code of an instruction is a group of bits that define such operations as add, subtract, multiply, shift, and complement.
  - → The number of bits required for the operation code of an instruction depends on the total number of operations available in the computer.
  - $\rightarrow$  The operation code must consist of at least n bits for a given  $2^n$  (or less) distinct operations.

#### **Stored Program Organization**



#### **Stored Program Organization**

- ▶ The simplest way to organize a computer is to have one processor register(AC) and an instruction code format with two parts.
  - → The first part specifies the operation (opcode) to be performed and the second specifies an address (operand).
- ▶ The memory address tells the control where to find an operand in memory.
- ▶ This operand is read from memory and used as the data to be operated on together with the data stored in the processor register.
- ▶ Instructions are stored in one section of memory and data in another.
- For a memory unit with 4096 words, we need 12 bits to specify an address since  $2^{12} = 4096$ .
- If we store each instruction code in one 16-bit memory word, we have available four bits for operation code (opcode) to specify one out of 16 possible operations, and 12 bits to specify the address of an operand.
- ▶ The control reads a 16-bit instruction from the program portion of memory.
- It then executes the operation specified by the operation code.

#### **Addressing**

- It is sometimes convenient to use the address bits of an instruction code not as an address but as the actual operand. When the second part of an instruction code specifies an operand, the instruction is said to have **an immediate operand**.
- When the second part specifies the address of an operand, the instruction is said to have a direct address.
- ▶ This is in contrast to a third possibility called **indirect address**, where the bits in the second part of the instruction designate an address of a memory word in which the address of the operand is found.
- One bit of the instruction code can be used to distinguish between a direct and an indirect address.

#### **Direct & Indirect Addressing of Memory**



- If the second part of an instruction format specifies the address of an operand, the instruction is said to have a direct address.
- In Indirect address, the bits in the second part of the instruction designate an address of a memory word in which the address of the operand is found.

#### **Instruction format of basic computer**

#### **Instruction Format**



#### **Direct & Indirect Addressing of Memory**



- A direct address instruction is placed at address 22 in memory.
- ▶ The I bit is 0, so the instruction is recognized as a direct address instruction.
- ▶ The opcode specifies an ADD instruction, and the address part is the binary equivalent of 457.
- ▶ The control finds the operand in memory at address 457 and adds it to the content of AC.



- ▶ The instruction in address 35 has a mode bit I = 1, recognized as an indirect address instruction.
- ▶ The address part is the binary equivalent of 300.
- ▶ The control goes to address 300 to find the address of the operand.
- The address of the operand in this case is 1350.
- ▶ The operand found in address 1350 is then added to the content of AC.

## **Computer Registers**

Section - 2

- Computer instructions are normally stored in consecutive memory locations and are executed sequentially one at a time.
- ▶ The control reads an instruction from a specific address in memory and executes it. It then continues by reading the next instruction in sequence and executes it, and so on.
- ▶ This type of instruction sequencing needs a counter to calculate the address of the next instruction after execution of the current instruction is completed.
- It is also necessary to provide a register in the control unit for storing the instruction code after it is read from memory.
- The computer needs processor registers for manipulating data and a register for holding a memory address.
- ▶ The data register (DR) holds the operand read from memory.
- ▶ The accumulator (AC) register is a general purpose processing register.
- ▶ The instruction read from memory is placed in the instruction register (IR).
- ▶ The temporary register (TR) is used for holding temporary data during the processing

#### **Computer Registers**



# Common Bus System of Basic Computer

DR←AC

AC← DR



## **Computer Instructions**

Section - 3

- The basic computer has three instruction code format. Each format has 16 bits.(Memory reference, Register Reference, input-output)
- A memory-reference instruction uses 12 bits to specify an address and one bit to specify the addressing mode I. I is equal to 0 for direct address and to 1 for indirect address.

#### **Types of Computer Instructions**

#### 1. Memory Reference Instruction



### (for instructions hexadecimal is used)

| 0          | 0          | 0 | 0 | Address Bits |  |  |  |  |
|------------|------------|---|---|--------------|--|--|--|--|
| 0XXX - AND |            |   |   |              |  |  |  |  |
| 0          | 0          | 0 | 1 | Address Bits |  |  |  |  |
| 1XXX - A   | 1XXX - ADD |   |   |              |  |  |  |  |
| 0          | 0          | 1 | 0 | Address Bits |  |  |  |  |
| 2XXX-LD    | Α          |   |   |              |  |  |  |  |

| Hexadecimal      | Decimal | Binary |
|------------------|---------|--------|
| 0                | 0       | 0000   |
| 1                | 1       | 0001   |
| 2                | 2       | 0010   |
| 3                | 3       | 0011   |
| 2<br>3<br>4<br>5 | 4<br>5  | 0100   |
| 5                | 5       | 0101   |
| 6                | 6       | 0110   |
| 7                | 7       | 0111   |
| 8                | 8       | 1000   |
| 9                | 9       | 1001   |
| Α                | 10      | 1010   |
| В                | 11      | 1011   |
| C                | 12      | 1100   |
| D                | 13      | 1101   |
| E                | 14      | 1110   |
| F                | 15      | 1111   |

#### **Register Reference Instruction**

- ▶ The register reference instructions are recognized by the operation code III with a 0 in the leftmost bit (bit 15) of the instruction.
- ▶ A register-reference instruction specifies an operation on or a test of the AC register.
- An operand from memory is not needed; therefore, the other 12 bits are used to specify the operation or test to be executed.
- Note that the bit in position 15 of the instruction code is designated by the symbol I but is not used as a mode bit when the operation code is equal to 1 1 1.

| 0        | 1          | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|----------|------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 7800 – C | 7800 - CLA |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0        | 1          | 1 | 1 | 0 | 1 | 0 | 0 | 0 |   | 0 |   | 0 |   | 0 |   |
| 7400 - C | 7400 - CLE |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0        | 1          | 1 | 1 | 0 | 0 | 1 | 0 | 0 |   | 0 |   | 0 |   | 0 |   |
| 7200-CMA |            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

#### **Types of Computer Instructions**

#### 2. Register Reference Instruction



#### **Types of Computer Instructions**

#### 2. Register Reference Instruction



#### **Input Output Instruction**

- ▶ an input-output instruction does not need a reference to memory and is recognized by the operation code with a 1 in the leftmost bit of the instruction and 111 in remaining three opcode bits.
- ▶ The remaining 12 bits are used to specify the type of input-output operation or test performed.

#### **Types of Computer Instructions**

#### 3. Input – Output Instruction



| Hex Code |              |       |                                    |  |  |  |  |  |  |
|----------|--------------|-------|------------------------------------|--|--|--|--|--|--|
| Symbol   | <i>I</i> = 0 | I = 1 | Description                        |  |  |  |  |  |  |
| AND      | 0xxx         | 8xxx  | AND memory word to AC              |  |  |  |  |  |  |
| ADD      | 1xxx         | 9xxx  | Add memory word to AC              |  |  |  |  |  |  |
| LDA      | 2xxx         | Axxx  | Load AC from memory                |  |  |  |  |  |  |
| STA      | 3xxx         | Bxxx  | Store content of AC into memory    |  |  |  |  |  |  |
| BUN      | 4xxx         | CXXX  | Branch unconditionally             |  |  |  |  |  |  |
| BSA      | 5xxx         | Dxxx  | Branch and save return address     |  |  |  |  |  |  |
| ISZ      | 6xxx         | Exxx  | Increment and skip if zero         |  |  |  |  |  |  |
| CLA      | 7800         |       | Clear AC                           |  |  |  |  |  |  |
| CLE      | 7400         |       | Clear E                            |  |  |  |  |  |  |
| CMA      | 7200         |       | Complement AC                      |  |  |  |  |  |  |
| CME      | 7100         |       | Complement E                       |  |  |  |  |  |  |
| CIR      | 7080         |       | Circulate right AC and E           |  |  |  |  |  |  |
| CIL      | 7040         |       | Circulate left AC and E            |  |  |  |  |  |  |
| INC      | 7020         |       | Increment AC                       |  |  |  |  |  |  |
| SPA      | 7010         |       | Skip next instr. if AC is positive |  |  |  |  |  |  |
| SNA      | 7008         |       | Skip next instr. if AC is negative |  |  |  |  |  |  |
| SZA      | 7004         |       | Skip next instr. if AC is zero     |  |  |  |  |  |  |
| SZE      | 7002         |       | Skip next instr. if E is zero      |  |  |  |  |  |  |
| HLT      | 7001         |       | Halt computer                      |  |  |  |  |  |  |
| INP      | F800         |       | Input character to AC              |  |  |  |  |  |  |
| OUT      | F400         |       | Output character from AC           |  |  |  |  |  |  |
| SKI      | F200         |       | Skip on input flag                 |  |  |  |  |  |  |
| SKO      | F100         |       | Skip on output flag                |  |  |  |  |  |  |
| ION      | F080         |       | Interrupt on                       |  |  |  |  |  |  |
| IOF      | F040         |       | Interrupt off                      |  |  |  |  |  |  |

#### **Instruction Set Completeness**

- Instruction set is said to be complete if it includes enough instructions in each of the following
- ▶ Arithmetic, logic, and shift instructions
  - → ADD, CMA, INC, CIR, CIL, AND, CLA
- Transfer Instructions: Data transfers between the main memory and the processor registers
  - → LDA, STA
- ► Control Instructions : Program sequencing and control
  - → BUN, BSA, ISZ
- Input/Output Instructions : Input and output
  - INP, OUT

## **Timing and Control**

Section - 4

#### **Control Organization**

- Hardwired Control
  - → The control logic is implemented with gates, flips-flops, decoders and other digital circuits.
  - → It can be optimized to produce a fast mode of operation.
  - → It requires changes in the wiring among the various components if the design has to be modified or changed.
- Microprogrammed Control
  - → The control information is stored in a control memory.
  - → The control memory is programmed to initiate the required sequence of micro-operations.
  - → Any required changes or modifications can be done by updating the microprogram in control memory.

#### **Control Unit**

- Components of Control unit are
  - 1. Two decoders
  - 2. A sequence counter
  - 3. Control logic gates
- ▶ An instruction read from memory is placed in the instruction register (IR).
- ▶ In control unit the IR is divided into three parts: I bit, the operation code (12-14)bit, and bits 0 through 11.
- ▶ The operation code in bits 12 through 14 are decoded with a 3 x 8 decoder.
- ▶ Bit-15 of the instruction is transferred to a flip-flop designated by the symbol I.
- $\blacktriangleright$  The eight outputs of the decoder are designated by the symbols D<sub>0</sub> through D<sub>7</sub>.
- ▶ Bits 0 through 11 are applied to the control logic gates.
- ▶ The 4-bit sequence counter can count in binary from 0 through 15. The outputs of counter are decoded into 16 timing signals T<sub>0</sub> through T<sub>15</sub>.
- ▶ The sequence counter SC can be incremented or cleared synchronously.

#### **Control Unit of Basic Computer**



#### **Control Unit**

- ▶ Most of the time, the counter is incremented to provide the sequence of timing signals out of 4 X 16 decoder.
- $\triangleright$  Once in awhile, the counter is cleared to 0, causing the next timing signal to be  $T_0$ .
- As an example, consider the case where SC is incremented to provide timing signals  $T_0$ ,  $T_1$ ,  $T_2$ ,  $T_3$  and  $T_4$  in sequence. At time  $T_4$ , SC is cleared to 0 if decoder output  $D_3$  is active. This is expressed symbolically by the statement

$$D_3T_4$$
: SC  $\leftarrow$  0

- ▶ Initially, the CLR input of SC is active.
- ▶ The first positive transition of the clock clears SC to 0, which in turn activates the timing T<sub>0</sub> out of the decoder.
- ightharpoonup T<sub>0</sub> is active during one clock cycle.
- ▶ The positive clock transition labeled  $T_0$  in the diagram will trigger only those registers whose control inputs are connected to timing signal  $T_0$ .

#### **Control Unit**

- ▶ SC is incremented with every positive clock transition, unless its CLR input is active.
- This procedures the sequence of timing signals  $T_0$ ,  $T_1$ ,  $T_2$ ,  $T_3$  and  $T_4$ , and so on. If SC is not cleared, the timing signals will continue with  $T_5$ ,  $T_6$ , up to  $T_{15}$  and back to  $T_0$ .
- ▶ The last three waveforms shows how SC is cleared when  $D_3T_4 = 1$ .
- ▶ Output D<sub>3</sub> from the operation decoder becomes active at the end of timing signal T<sub>2</sub>.
- When timing signal  $T_4$  becomes active, the output of the AND gate that implements the control function  $D_3T_4$  becomes active.
- ▶ This signal is applied to the CLR input of SC.
- ▶ On the next positive clock transition the counter is cleared to 0.
- ▶ This causes the timing signal  $T_0$  to become active instead of  $T_5$  that would have been active if SC were incremented instead of cleared.

#### Timing Cycle for D<sub>3</sub>T<sub>4</sub>: SC ← 0



## **Instruction Cycle**

Section - 5

#### **Instruction Cycle**

- ▶ A program residing in the memory unit of the computer consists of a sequence of instructions. In the basic computer each instruction cycle consists of the following phases:
  - 1. Fetch an instruction from memory.
  - 2. Decode the instruction.
  - 3. Read the effective address from memory if the instruction has an indirect address.
  - 4. Execute the instruction.
- After step 4, the control goes back to step 1 to fetch, decode and execute the next instruction.
- ▶ This process continues unless a HALT instruction is encountered.

#### ▶ Fetch & Decode

- → PC is loaded with the address of the first instruction in the program.
- → The micro-operations for fetch and decode phases are as follows:
- $T_0: AR \leftarrow PC$
- $T_1: IR \leftarrow M[AR], PC \leftarrow PC + 1$
- $T_2: D_0, ..., D_7 \leftarrow Decode\ IR(12-14),\ AR \leftarrow IR(0-11),\ I \leftarrow IR(15)$

#### Determine the type of instruction

- → During time T<sub>3</sub>, the control unit determines the type of instruction i.e. Memory reference, Register reference or Input-Output instruction.
- If  $D_7 = 1$  then instruction must be register reference or input-output else memory reference instruction.



Section - 6

#### 1. AND: AND to AC

This is an instruction that performs the AND logic operation on pairs of bits in AC and the memory word specified by the effective address. The result of the operation is transferred to AC.

$$D_0T_4$$
: DR  $\leftarrow$  M[AR]

$$D_0T_5$$
: AC  $\leftarrow$  AC  $\wedge$  DR, SC  $\leftarrow$  0

#### 2. ADD: ADD to AC

This instruction adds the content of the memory word specified by the effective address to the value of AC. The sum is transferred into AC and the output carry  $C_{out}$  is transferred to the E (extended accumulator) flip-flop.

$$D_1T_4$$
: DR  $\leftarrow$  M[AR]

$$D_1T_5$$
: AC  $\leftarrow$  AC + DR, E  $\leftarrow$  C<sub>out</sub>, SC  $\leftarrow$  0

### 3. LDA: Load to AC

This instruction transfers the memory word specified by the effective address to AC.

$$D_2T_4$$
: DR  $\leftarrow$  M[AR]

$$D_2T_5$$
: AC  $\leftarrow$  DR, SC  $\leftarrow$  0

### 4. STA: Store AC

This instruction stores the content of AC into the memory word specified by the effective address.

$$D_3T_4$$
: M[AR]  $\leftarrow$  AC, SC  $\leftarrow$  0

### 5. BUN: Branch Unconditionally

This instruction transfers the program to instruction specified by the effective address. The BUN instruction allows the programmer to specify an instruction out of sequence and the program branches (or jumps) unconditionally.

$$D_4T_4$$
: PC  $\leftarrow$  AR, SC  $\leftarrow$  0

### 6. BSA: Branch and Save Return Address

This instruction is useful for branching to a portion of the program called a subroutine or procedure. When executed, the BSA instruction stores the address of the next instruction in sequence (which is available in PC) into a memory location specified by the effective address.

$$D_5T_4$$
: M[AR]  $\leftarrow$  PC, AR  $\leftarrow$  AR + 1

$$D_5T_5$$
: PC  $\leftarrow$  AR, SC  $\leftarrow$  0



Memory, PC and AR at Time T<sub>4</sub>



Memory and PC after execution

### 7. ISZ: Increment and Skip if Zero

These instruction increments the word specified by the effective address, and if the incremented value is equal to 0, PC is incremented by 1. Since it is not possible to increment a word inside the memory, it is necessary to read the word into DR, increment DR, and store the word back into memory.

```
D_6T_4: DR \leftarrow M[AR]

D_6T_5: DR \leftarrow DR + 1

D_6T_6: M[AR] \leftarrow DR, if (DR = 0) then (PC \leftarrow PC + 1), SC \leftarrow 0
```

## **Register Reference Instruction**

```
D_7I'T_3 = r (common to all register reference instructions)
```

 $IR(i) = B_i$  [bit in IR(0-11) that specifies the operation]

# **Input-output and Interrupt**

Section - 7

## Input-Output of basic computer

- A computer can serve no useful purpose unless it communicates with the external environment.
- ▶ To exhibit the most basic requirements for input and output communication, we will use a terminal unit with a keyboard and printer.
- ▶ The terminal sends and receives serial information and each quantity of information has eight bits of an alphanumeric code.
- ▶ The serial information from the keyboard is shifted into the input register INPR.
- ▶ The serial information for the printer is stored in the output register OUTR.
- ▶ These two registers communicate with a communication interface serially and with the AC in parallel.
- ▶ The input register INPR consists of eight bits and holds an alphanumeric input information. The 1-bit input flag FGI is a control flip-flop.
- ▶ The flag bit is set to 1 when new information is available in the input device and is cleared to 0 when the information is accepted by the computer.

## **Input-Output of basic computer**



## **Process of input & output information transfer**

## Input Transfer

- Initially, the input flag FGI is cleared to 0. When a key is struck in the keyboard, an 8-bit alphanumeric code is shifted into INPR and the input flag FGI is set to 1.
- As long as the flag is set, the information in INPR cannot be changed by striking another key. The computer checks the flag bit; if it is 1, the information from INPR is transferred in parallel into AC and FGI is cleared to 0.
- Once the flag is cleared, new information can be shifted into INPR by striking another key.

## **Output Transfer**

- ▶ The output register OUTR works similarly but the direction of information flow is reversed.
- Initially, the output flag FGO is set to 1. The computer checks the flag bit; if it is 1, the information from AC is transferred in parallel to OUTR and FGO is cleared to 0. The output device accepts the coded information, prints the corresponding character, and when the operation is completed, it sets FGO to 1.
- ▶ The computer does not load a new character into OUTR when FGO is 0 because this condition indicates that the output device is in the process of printing the character.

## **Input-Output Instruction**

```
D_7IT_3 = p (common to all input-output instructions)
```

 $IR(i) = B_i$  [bit in IR(6-11) that specifies the operation]

| INP | $pB_{II}$ | $AC(0-7) \leftarrow INPR, FGI \leftarrow 0$  | Input Character      |
|-----|-----------|----------------------------------------------|----------------------|
| OUT | $pB_{10}$ | $OUTR \leftarrow AC(0-7), FGO \leftarrow 0$  | Output Character     |
| SKI | $pB_9$    | If $(FGI = 1)$ then $(PC \leftarrow PC + 1)$ | Skip on input flag   |
| SKO | $pB_8$    | If $(FGO = 1)$ then $(PC \leftarrow PC + 1)$ | Skip on output flag  |
| ION | $pB_7$    | $IEN \leftarrow 1$                           | Interrupt enable on  |
| IOF | $pB_6$    | $IEN \leftarrow 0$                           | Interrupt enable off |

## **Interrupt Cycle**



## **Interrupt Cycle**

- ▶ The interrupt cycle is a hardware implementation of a branch and save return address operation.
- ▶ An interrupt flip-flop R is included in the computer.
- ▶ When R = 0, the computer goes through an instruction cycle.
- During the execute phase of the instruction cycle IEN is checked by the control.
- If it is 0, it indicates that the programmer does not want to use the interrupt, so control continues with the next instruction cycle.
- If IEN is 1, control checks the flag bits.
- ▶ If both flags are 0, it indicates that neither the input nor the output registers are ready for transfer of information.
- In this case, control continues with the next instruction cycle. If either flag is set to 1 while IEN = 1, flip-flop R is set to 1.
- At the end of the execute phase, control checks the value of R, and if it is equal to 1, it goes to an interrupt cycle instead of an instruction cycle.

## Register transfer statements for Interrupt cycle

- ▶ The flip-flop is set to 1 if IEN = 1 and either FGI or FGO are equal to 1. This can happen with any clock transition except when timing signals  $T_0$ ,  $T_1$  or  $T_2$  are active.
- ▶ The condition for setting flip-flop R = 1 can be expressed with the following register transfer statement:

$$T_0' T_1' T_2'$$
 (IEN) (FGI + FGO): R  $\leftarrow$  1

- ▶ The symbol + between FGI and FGO in the control function designates a logic OR operation. This is AND with IEN and  $T_0'$   $T_1'$   $T_2'$ .
- ▶ The fetch and decode phases of the instruction cycle must be modified and Replace T<sub>0</sub>, T<sub>1</sub>, T<sub>2</sub> with R'T<sub>0</sub>, R'T<sub>1</sub>, R'T<sub>2</sub>
- Therefore the interrupt cycle statements are :

$$RT_0: AR \leftarrow 0, TR \leftarrow PC$$

$$RT_1: M[AR] \leftarrow TR, PC \leftarrow 0$$

$$RT_2$$
:  $PC \leftarrow PC + 1$ ,  $IEN \leftarrow 0$ ,  $R \leftarrow 0$ ,  $SC \leftarrow 0$ 

## Register transfer statements for Interrupt cycle

- ▶ During the first timing signal AR is cleared to 0, and the content of PC is transferred to the temporary register TR.
- ▶ With the second timing signal, the return address is stored in memory at location 0 and PC is cleared to 0.
- ▶ The third timing signal increments PC to 1, clears IEN and R, and control goes back to  $T_0$  by clearing SC to 0.
- ▶ The beginning of the next instruction cycle has the condition RT<sub>0</sub> and the content of PC is equal to 1. The control then goes through an instruction cycle that fetches and executes the BUN instruction in location 1.

# **Demonstration of Interrupt Cycle**





# **Complete Computer Description**

Section - 8



# **Design of Accumulator Unit**

Section - 9

## **Design of Accumulator Logic**

In order to design the logic associated with AC, it is necessary to extract all the statements that change the content of AC.

$$D_0T_5$$
: AC  $\leftarrow$  AC  $\wedge$  DR, SC  $\leftarrow$  0

$$D_1T_5$$
: AC  $\leftarrow$  AC + DR, SC  $\leftarrow$  0

$$D_2T_5$$
: AC  $\leftarrow$  DR

$$pB_{11}$$
: AC(0-7)  $\leftarrow$  INPR, FGI  $\leftarrow$  0

$$rB_0$$
: AC  $\leftarrow$  AC'

$$rB_7$$
: AC  $\leftarrow$  shr AC, AC(15)  $\leftarrow$  E

$$rB_6$$
: AC  $\leftarrow$  shl AC, AC(0)  $\leftarrow$  E

$$rB_{11}$$
: AC  $\leftarrow$  0

$$rB_5$$
: AC  $\leftarrow$  AC + 1

AND with DR

ADD with DR

Transfer from DR

Transfer from INPR

Complement

Shift right

Shift left

Clear

Increment

# **Design of Accumulator Logic**

## Circuit associated with AC



# **Design of Accumulator Logic**

Gate structure for controlling LD, INR and CLR of AC



# **Questions Asked in GTU Exam**

Section - 10

## **Questions asked in GTU exam**

- 1. Write a detailed note on instruction cycle with neat diagrams.
- 2. Explain control unit of basic computer and its working with diagram.
- 3. For the basic computer explain following instructions
  - 1. LDA
  - 2. ADD
  - 3. AND
  - 4. CLA
- 4. Draw and explain flowchart for interrupt cycle.
- 5. For the basic computer explain following instructions
  - 1. BUN
  - 2. BSA
  - 3. CIL
  - 4. SZE
- 6. Explain how Input/Output can be performed using interrupts.
- 7. State the differences between hardwired control and microprogrammed control.

## **Questions asked in GTU exam**

- 8. A computer uses a memory unit with 256K words of 32 bits each. A binary instruction code is stored in one word of memory. The instruction has four parts: an indirect bit, an operation code, a register code part to specify one of 64 registers, and an address part. 1) How many bits are there in operation code, the register code part, and the address part? 2) Draw the instruction word format and indicate the number of bits in each part. 3) How many bits are there in the data and address inputs of the memory?
- 9. Draw and explain basic computer instruction formats.
- 10. Differentiate MRI and non-MRI.
- 11. Explain Direct and Indirect Addressing.
- 12. Give an example of register transfer of data through accumulator.
- 13. What is Interrupt? How it is useful for a system?
- 14. Explain CLA, ISZ, INP instruction.
- 15. Explain seven register common bus system.

## **Questions asked in GTU exam**

- 16. Explain with clear diagram, how data can be input to the computer using INP instruction.
- 17. What is a Program Counter?
- 18. What is an Accumulator?
- 19. What is an Instruction Register?
- 20. What do you understand by Memory Address?
- 21. What is a Carry Flag?
- 22. Explain Instruction Fetch.
- 23. Explain Instruction Decode.
- 24. Enlist major components of CPU.
- 25. Effective address.